W7500x Reference Manual Version1.1.0
248 / 399
Address offset : 0x20
Reset value : 0x0000_0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
UDM
R/W
[0] UDM – Up-Down mode
0 : TC runs up count.
1 : TC runs down count.
Channel-5 Timer/Counter Mode Register (PWMCH5TCMR)
Base address : 0x4000_5500
Address offset : 0x24
Reset value : 0x0000_0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
res
res
res
res
TCM
R/W
[1:0] TCM – Timer/Counter mode
00 : Timer mode.
01 : Counter mode with counting driven by rising edge external input .
10 : Counter mode with counting driven by falling edge external input.
11 : Counter mode with counting driven by rising and falling edge external
input.
Channel-5 PWM output Enable and External input Enable
Register (PWMCH5PEEER)
Base address : 0x4000_5500
Address offset : 0x28
Reset value : 0x0000_0000
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...