W7500x Reference Manual Version1.1.0
245 / 399
R/W R/W R/W
[0] MIE – Match Interrupt Enabled.
O : Match interrupt is not enabled.
1 : Match interrupt is enabled.
[1] OIE – Overflow Interrupt Enable.
O : Overflow interrupt is not enabled.
1 : Overflow interrupt is enabled.
[2] CIE – Capture Interrupt Enable.
O : Capture interrupt is not enabled.
1 : Capture interrupt is enabled.
Channel-5 interrupt clear register(PWMCH5ICR)
Base address : 0x4000_5500
Address offset : 0x08
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
res
res
res
CIC
OIC
MIC
W
W
W
This bit is set by software, cleared by hardware when a capture interrupt becomes 0.
[0] MIC – Match Interrupt
O : No action.
1 : Match interrupt is cleared.
[1] OIC – Overflow Interrupt
O : No action.
1 : Overflow Interrupt is cleared.
[2] CIC – Capture Interrupt Clear.
O : No action.
1 : Capture Interrupt is cleared.
Channel-5 Timer/Counter Register (PWMCH5TCR)
Base address : 0x4000_5500
Address offset : 0x0C
Reset value : 0x0000_0000
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...