W7500x Reference Manual Version1.1.0
311 / 399
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res INTEN
res
res
res
DIVRST
CLKEN
R/W
R/W
R/W
[0] CLKEN – Clock Enable
This bit written by S/W to enable or disable clock
0 : The time counters are disabled (clock stop)
1 : The time counters are enabled (clock enable)
[1] DIVRST – RTC Divider Reset
This bit set and cleared by S/W to reset RTC divider.
0 : No effect
1 : When 1, divider reset and remain reset until RTCCON[1] is changed to 0.
[5] INTEN – RTC Interrupt Enable
This bit set and cleared by S/W to enable or disable RTC interrupt.
0 : RTC Interrupt is disabled
1 : RTC Interrupt is enabled
RTC Interrupt Mask register (RTCINTE)
Address offset: 0x0004
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
AIN
T
IMM
ON
IMD
AY
IMD
ATE
IMH
OUR
IMMI
N
IMSE
C
R/W R/W R/W R/W R/W R/W R/W
[0] IMSEC – RTC Second Interrupt Enable
This bit set and cleared by S/W to enable or disable RTC Second interrupt.
0 : No effect
1 : an increment of the Second value generates an interrupt
[1] IMMIN – RTC Minute Interrupt Enable
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...