W7500x Reference Manual Version1.1.0
337 / 399
In other words, if a bit of UART0IMSC is ‘0’, an interrupt will not be issued even if the
corresponding bit of interrupt register is ‘1’.
31
30
29 28 27
26
25
24
23
22
21
20
19
18
17
16
res res res res res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
Res
res
res
res
OEIM
BEIM
PEIM
FEIM
RTIM
TXIM
RXIM
DSR
MIM
DCD
MIM
CTS
MIM
RIMI
M
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
[10] OEIM – Overrun error interrupt mask
0: Disable UART0OEINTR
1: Enable UART0OEINTR
[9] BEIM – Break error interrupt mask
0: Disable UART0BEINTR
1: Enable UART0BEINTR
[8] PEIM – Parity error interrupt mask
0: Disable UART0EINTR
1: Enable UART0EINTR
[7] FEIM – Framing error interrupt mask
0: Disable UART0FEINTR
1: Enable UART0FEINTR
[6] RTIM – Receive timeout interrupt mask
0: Disable UART0RTINTR
1: Enable UART0RTINTR
[5] TXIM – Transmit interrupt mask
0: Disable UART0TXINTR
1: Enable UART0TXINTR
[4] RXIM – Receive interrupt mask
0: Disable UART0RXINTR
1: Enable UART0RXINTR
[3] DSRMIM – nUART0DSR modem interrupt mask
0: Disable UART0DSRINTR
1: Enable UART0DSRINTR
[2] DCDMIM – nUART0DCD modem interrupt mask
0: Disable UART0DCDINTR
1: Enable UART0DCDINTR
[1] CTSMIM – nUART0CTS modem interrupt mask
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...