
4.4.3
Symbolic Mode
..................................................................................................
4.4.4
Absolute Mode
..................................................................................................
4.4.5
Indirect Register Mode
.........................................................................................
4.4.6
Indirect Autoincrement Mode
..................................................................................
4.4.7
Immediate Mode
................................................................................................
4.5
MSP430 and MSP430X Instructions
..................................................................................
4.5.1
MSP430 Instructions
............................................................................................
4.5.2
MSP430X Extended Instructions
..............................................................................
4.6
Instruction Set Description
..............................................................................................
4.6.1
Extended Instruction Binary Descriptions
....................................................................
4.6.2
MSP430 Instructions
............................................................................................
4.6.3
Extended Instructions
..........................................................................................
4.6.4
Address Instructions
............................................................................................
5
FRAM Controller (FRCTL)
.................................................................................................
5.1
FRAM Introduction
.......................................................................................................
5.2
FRAM Organization
......................................................................................................
5.3
FRCTL Module Operation
..............................................................................................
5.4
Programming FRAM Memory Devices
................................................................................
5.4.1
Programming FRAM Memory by JTAG or Spy-Bi-Wire
....................................................
5.4.2
Programming FRAM Memory by Bootstrap Loader (BSL)
................................................
5.4.3
Programming FRAM Memory by Custom Solution
.........................................................
5.5
Wait State Control
.......................................................................................................
5.5.1
Manual Wait State Control
.....................................................................................
5.5.2
Automatic Wait State Control
..................................................................................
5.5.3
Wait State and Cache Hit
......................................................................................
5.5.4
Safe Access
.....................................................................................................
5.6
FRAM ECC
...............................................................................................................
5.7
FRCTL Registers
.........................................................................................................
5.7.1
FRCTL0 Register
...............................................................................................
5.7.2
GCCTL0 Register
...............................................................................................
5.7.3
GCCTL1 Register
...............................................................................................
6
Memory Protection Unit (MPU)
..........................................................................................
6.1
Memory Protection Unit (MPU) Introduction
..........................................................................
6.2
MPU Segments
...........................................................................................................
6.2.1
Main Memory Segments
.......................................................................................
6.2.2
Segment Border Setting
........................................................................................
6.2.3
Information Memory
............................................................................................
6.3
MPU Access Management Settings
...................................................................................
6.4
MPU Violations
...........................................................................................................
6.4.1
Interrupt Table and Reset Vector
.............................................................................
6.4.2
Violation Handling
...............................................................................................
6.5
MPU Registers
...........................................................................................................
6.5.1
MPUCTL0 Register
.............................................................................................
6.5.2
MPUCTL1 Register
.............................................................................................
6.5.3
MPUSEG Register
..............................................................................................
6.5.4
MPUSAM Register
..............................................................................................
6.5.5
MPUIV Register
.................................................................................................
7
DMA Controller
................................................................................................................
7.1
Direct Memory Access (DMA) Introduction
...........................................................................
7.2
DMA Operation
...........................................................................................................
7.2.1
DMA Addressing Modes
.......................................................................................
7.2.2
DMA Transfer Modes
...........................................................................................
4
Contents
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated