
PMM Registers
2.3.2 PMMIFG Register
Power Management Module Interrupt Flag Register
Figure 2-5. PMMIFG Register
15
14
13
12
11
10
9
8
PMMLPM5IFG
Reserved
SVSHIFG
SVSLIFG
Reserved
PMMPORIFG
PMMRSTIFG
PMMBORIFG
rw-{0}
(1)
r0
rw-{0}
(1)
rw-{0}
(1)
r0
rw-[0]
(1)
rw-{0}
(1)
rw-{0}
(1)
7
6
5
4
3
2
1
0
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
(1)
This bit indicates a specific reset condition. See bit description concerning reset conditions.
Table 2-3. PMMIFG Register Description
Bit
Field
Type
Reset
Description
15
PMMLPM5IFG
RW
0h
LPMx.5 flag. This bit is only set if the system was in LPMx.5 before. The bit is
cleared by software or by reading the reset vector word. A power failure on the
DVCC domain triggered by the high-side SVS (if enabled) or the brownout clears
the bit.
0b = Reset not due to wake-up from LPMx.5
1b = Reset due to wake-up from LPMx.5
14
Reserved
R
0h
Reserved. Always reads as 0.
13
SVSHIFG
RW
0h
High-side SVS interrupt flag. This interrupt flag is only set if the SVSH is the
reset source; that is, if DVCC dropped below the high-side SVS levels but
remained above the brownout levels. The bit is cleared by software or by reading
the reset vector word.
0b = Reset not due to SVSH
1b = Reset due to SVSH
12
SVSLIFG
RW
0h
Low-side SVS interrupt flag. This interrupt flag is only set if the SVSL is the reset
source; that is if the core voltage dropped below the low-side SVS levels but
DVCC remained above the SVSH levels. The bit is cleared by software or by
reading the reset vector word.
0b = Reset not due to SVSL
1b = Reset due to SVSL
11
Reserved
R
0h
Reserved. Always reads as 0.
10
PMMPORIFG
RW
0h
PMM software POR interrupt flag. This interrupt flag is only set if a software POR
(PMMSWPOR) is triggered. The bit is cleared by software or by reading the reset
vector word.
0b = Reset not due to SWPOR
1b = Reset due to SWPOR
9
PMMRSTIFG
RW
0h
PMM reset pin interrupt flag. This interrupt flag is only set if the RST/NMI pin is
the reset source. The bit is cleared by software or by reading the reset vector
word.
0b = Reset not due to reset pin
1b = Reset due to reset pin
8
PMMBORIFG
RW
0h
PMM software brownout reset interrupt flag. This interrupt flag is only set if a
software BOR (PMMSWBOR) is triggered. The bit is cleared by software or by
reading the reset vector word.
0b = Reset not due to SWBOR
1b = Reset due to SWBOR
7-0
Reserved
R
0h
Reserved. Always reads as 0.
68
Power Management Module and Supply Voltage Supervisor
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated