
MPU Registers
6.5.2 MPUCTL1 Register
Memory Protection Unit Control 1 Register
Figure 6-4. MPUCTL1 Register
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
Reserved
MPUSEGIIFG
MPUSEG3IFG
MPUSEG2IFG
MPUSEG1IFG
r-0
r-0
r-0
r-0
rw-[0]
rw-[0]
rw-[0]
rw-[0]
Table 6-5. MPUCTL1 Register Description
Bit
Field
Type
Reset
Description
15-4
Reserved
R
0h
Reserved. Always reads as 0.
3
MPUSEGIIFG
RW
0h
User information memory violation interrupt flag. This bit is set if an access
violation in user information memory is detected. This bit is cleared by software
or by reading the reset vector word SYSRSTIV if it is the highest pending
interrupt flag. This bit is write 0 only. Write 1 has no effect.
0b = No interrupt pending
1b = Interrupt pending
2
MPUSEG3IFG
RW
0h
Main memory segment 3 violation interrupt flag. This bit is set if an access
violation in main memory segment 3 is detected. This bit is cleared by software
or by reading the reset vector word SYSRSTIV if it is the highest pending
interrupt flag. This bit is write 0 only. Write 1 has no effect.
0b = No interrupt pending
1b = Interrupt pending
1
MPUSEG2IFG
RW
0h
Main memory segment 2 violation interrupt flag. This bit is set if an access
violation in main memory segment 2 is detected. This bit is cleared by software
or by reading the reset vector word SYSRSTIV if it is the highest pending
interrupt flag. This bit is write 0 only. Write 1 has no effect.
0b = No interrupt pending
1b = Interrupt pending
0
MPUSEG1IFG
RW
0h
Main memory segment 1 violation interrupt flag. This bit is set if an access
violation in main memory segment 1 is detected. This bit is cleared by software
or by reading the reset vector word SYSRSTIV if it is the highest pending
interrupt flag. This bit is write 0 only. Write 1 has no effect.
0b = No interrupt pending
1b = Interrupt pending
259
SLAU272C – May 2011 – Revised November 2013
Memory Protection Unit (MPU)
Copyright © 2011–2013, Texas Instruments Incorporated