
DMA Registers
7.3.1 DMACTL0 Register
DMA Control 0 Register
Figure 7-6. DMACTL0 Register
15
14
13
12
11
10
9
8
Reserved
DMA1TSEL
r0
r0
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
7
6
5
4
3
2
1
0
Reserved
DMA0TSEL
r0
r0
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
Table 7-5. DMACTL0 Register Description
Bit
Field
Type
Reset
Description
15-13
Reserved
R
0h
Reserved. Always reads as 0.
12-8
DMA1TSEL
RW
0h
DMA trigger select. These bits select the DMA transfer trigger. See the device-
specific data sheet for number of channels and trigger assignment.
00000b = DMA1TRIG0
00001b = DMA1TRIG1
00010b = DMA1TRIG2
⋮
11110b = DMA1TRIG30
11111b = DMA1TRIG31
7-5
Reserved
R
0h
Reserved. Always reads as 0.
4-0
DMA0TSEL
RW
0h
DMA trigger select. These bits select the DMA transfer trigger. See the device-
specific data sheet for number of channels and trigger assignment.
00000b = DMA0TRIG0
00001b = DMA0TRIG1
00010b = DMA0TRIG2
⋮
11110b = DMA0TRIG30
11111b = DMA0TRIG31
281
SLAU272C – May 2011 – Revised November 2013
DMA Controller
Copyright © 2011–2013, Texas Instruments Incorporated