
Comparator_D Registers
17.3.5 CDINT Register
Comparator_D Interrupt Control Register
Figure 17-12. CDINT Register
15
14
13
12
11
10
9
8
Reserved
CDIIE
CDIE
r-0
r-0
r-0
r-0
r-0
r-0
rw-0
rw-0
7
6
5
4
3
2
1
0
Reserved
CDIIFG
CDIFG
r-0
r-0
r-0
r-0
r-0
r-0
rw-0
rw-0
Table 17-6. CDINT Register Description
Bit
Field
Type
Reset
Description
15-10
Reserved
R
0h
Reserved. Always reads as 0.
9
CDIIE
RW
0h
Comparator_D output interrupt enable inverted polarity
0b = Interrupt is disabled
1b = Interrupt is enabled
8
CDIE
RW
0h
Comparator_D output interrupt enable
0b = Interrupt is disabled
1b = Interrupt is enabled
7-2
Reserved
R
0h
Reserved. Always reads as 0.
1
CDIIFG
RW
0h
Comparator_D output inverted interrupt flag. The bit CDIES defines the transition
of the output setting this bit.
0b = No interrupt pending
1b = Output interrupt pending
0
CDIFG
RW
0h
Comparator_D output interrupt flag. The bit CDIES defines the transition of the
output setting this bit.
0b = No interrupt pending
1b = Output interrupt pending
474
Comparator_D
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated