
DMA Registers
Table 7-10. DMAxCTL Register Description (continued)
Bit
Field
Type
Reset
Description
3
DMAIFG
RW
0h
DMA interrupt flag
0b = No interrupt pending
1b = Interrupt pending
2
DMAIE
RW
0h
DMA interrupt enable
0b = Disabled
1b = Enabled
1
DMAABORT
RW
0h
DMA abort. This bit indicates if a DMA transfer was interrupt by an NMI.
0b = DMA transfer not interrupted
1b = DMA transfer interrupted by NMI
0
DMAREQ
RW
0h
DMA request. Software-controlled DMA start. DMAREQ is reset automatically.
0b = No DMA start
1b = Start DMA
287
SLAU272C – May 2011 – Revised November 2013
DMA Controller
Copyright © 2011–2013, Texas Instruments Incorporated