
eUSCI_A SPI Registers
19.4.4 UCAxRXBUF Register
eUSCI_Ax Receive Buffer Register
Figure 19-8. UCAxRXBUF Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
UCRXBUFx
rw
rw
rw
rw
rw
rw
rw
rw
Table 19-6. UCAxRXBUF Register Description
Bit
Field
Type
Reset
Description
15-8
Reserved
R
0h
Reserved
7-0
UCRXBUFx
R
0h
The receive-data buffer is user accessible and contains the last received
character from the receive shift register. Reading UCxRXBUF resets the receive-
error bits and UCRXIFG. In 7-bit data mode, UCxRXBUF is LSB justified and the
MSB is always reset.
519
SLAU272C – May 2011 – Revised November 2013
Enhanced Universal Serial Communication Interface (eUSCI) – SPI Mode
Copyright © 2011–2013, Texas Instruments Incorporated