
7.2.3
Initiating DMA Transfers
.......................................................................................
7.2.4
Halting Executing Instructions for DMA Transfers
..........................................................
7.2.5
Stopping DMA Transfers
.......................................................................................
7.2.6
DMA Channel Priorities
........................................................................................
7.2.7
DMA Transfer Cycle Time
.....................................................................................
7.2.8
Using DMA With System Interrupts
...........................................................................
7.2.9
DMA Controller Interrupts
......................................................................................
7.2.10
Using the eUSCI_B I
2
C Module With the DMA Controller
................................................
7.2.11
Using ADC10 With the DMA Controller
.....................................................................
7.3
DMA Registers
...........................................................................................................
7.3.1
DMACTL0 Register
.............................................................................................
7.3.2
DMACTL1 Register
.............................................................................................
7.3.3
DMACTL2 Register
.............................................................................................
7.3.4
DMACTL3 Register
.............................................................................................
7.3.5
DMACTL4 Register
.............................................................................................
7.3.6
DMAxCTL Register
.............................................................................................
7.3.7
DMAxSA Register
...............................................................................................
7.3.8
DMAxDA Register
...............................................................................................
7.3.9
DMAxSZ Register
...............................................................................................
7.3.10
DMAIV Register
................................................................................................
8
Digital I/O
........................................................................................................................
8.1
Digital I/O Introduction
...................................................................................................
8.2
Digital I/O Operation
.....................................................................................................
8.2.1
Input Registers (PxIN)
..........................................................................................
8.2.2
Output Registers (PxOUT)
.....................................................................................
8.2.3
Direction Registers (PxDIR)
...................................................................................
8.2.4
Pullup or Pulldown Resistor Enable Registers (PxREN)
..................................................
8.2.5
Function Select Registers (PxSEL0, PxSEL1)
..............................................................
8.2.6
Port Interrupts
...................................................................................................
8.3
I/O Configuration
.........................................................................................................
8.3.1
Configuration After Reset
......................................................................................
8.3.2
Configuration of Unused Port Pins
...........................................................................
8.3.3
Configuration for LPMx.5 Low-Power Modes
...............................................................
8.4
Digital I/O Registers
.....................................................................................................
8.4.1
P1IV Register
....................................................................................................
8.4.2
P2IV Register
....................................................................................................
8.4.3
P3IV Register
....................................................................................................
8.4.4
P4IV Register
....................................................................................................
8.4.5
PxIN Register
....................................................................................................
8.4.6
PxOUT Register
.................................................................................................
8.4.7
PxDIR Register
..................................................................................................
8.4.8
PxREN Register
.................................................................................................
8.4.9
PxSEL0 Register
................................................................................................
8.4.10
PxSEL1 Register
...............................................................................................
8.4.11
PxSELC Register
..............................................................................................
8.4.12
PxIES Register
.................................................................................................
8.4.13
PxIE Register
...................................................................................................
8.4.14
PxIFG Register
.................................................................................................
9
CRC Module
....................................................................................................................
9.1
Cyclic Redundancy Check (CRC) Module Introduction
.............................................................
9.2
CRC Standard and Bit Order
...........................................................................................
9.3
CRC Checksum Generation
............................................................................................
9.3.1
CRC Implementation
...........................................................................................
5
SLAU272C – May 2011 – Revised November 2013
Contents
Copyright © 2011–2013, Texas Instruments Incorporated