
CS Registers
3.4.4 CSCTL3 Register
Clock System Control 3 Register
Figure 3-8. CSCTL3 Register
15
14
13
12
11
10
9
8
Reserved
DIVA
r0
r0
r0
r0
r0
rw-0
rw-0
rw-0
7
6
5
4
3
2
1
0
Reserved
DIVS
Reserved
DIVM
r0
rw-0
rw-1
rw-1
r0
rw-0
rw-1
rw-1
Table 3-6. CSCTL3 Register Description
Bit
Field
Type
Reset
Description
15-11
Reserved
R
0h
Reserved. Always reads as 0.
10-8
DIVA
RW
0h
ACLK source divider. Divides the frequency of the ACLK clock source.
000b = f(ACLK)/1
001b = f(ACLK)/2
010b = f(ACLK)/4
011b = f(ACLK)/8
100b = f(ACLK)/16
101b = f(ACLK)/32
110b = Reserved. Defaults to f(ACLK)/32.
111b = Reserved. Defaults to f(ACLK)/32.
7
Reserved
R
0h
Reserved. Always reads as 0.
6-4
DIVS
RW
3h
SMCLK source divider. Divides the frequency of the SMCLK clock source.
000b = f(SMCLK)/1
001b = f(SMCLK)/2
010b = f(SMCLK)/4
011b = f(SMCLK)/8
100b = f(SMCLK)/16
101b = f(SMCLK)/32
110b = Reserved. Defaults to f(SMCLK)/32.
111b = Reserved. Defaults to f(SMCLK)/32.
3
Reserved
R
0h
Reserved. Always reads as 0.
2-0
DIVM
RW
3h
MCLK source divider. Divides the frequency of the MCLK clock source.
000b = f(MCLK)/1
001b = f(MCLK)/2
010b = f(MCLK)/4
011b = f(MCLK)/8
100b = f(MCLK)/16
101b = f(MCLK)/32
110b = Reserved. Defaults to f(MCLK)/32.
111b = Reserved. Defaults to f(MCLK)/32.
83
SLAU272C – May 2011 – Revised November 2013
Clock System (CS)
Copyright © 2011–2013, Texas Instruments Incorporated