
FRCTL Registers
5.7.1 FRCTL0 Register
FRAM Controller Control Register 0
Figure 5-2. FRCTL0 Register
15
14
13
12
11
10
9
8
FRCTLPW
rw
rw
rw
rw
rw
rw
rw
rw
7
6
5
4
3
2
1
0
Reserved
NACCESS
NAUTO
NPRECHG
r-0
rw-[0]
rw-[0]
rw-[0]
rw-[1]
rw-[0]
rw-[0]
rw-[0]
Table 5-3. FRCTL0 Register Description
Bit
Field
Type
Reset
Description
15-8
FRCTLPW
RW
96h
FRCTLPW Password. Always reads as 096h. Must be written as 0A5h or a PUC
is generated on word write. After a correct password is written and MPU register
access is enabled, a wrong password write in byte mode disables the access,
and no PUC is generated.
7
Reserved
R
0h
Reserved. Always reads as 0.
6-4
NACCESS
RW
0h
Wait state generator access time control. Each wait state adds a N integer
multiple increase of the IFCLK period where N = 0 through 7. N = 0 implies no
wait states.
3
NAUTO
RW
0h
Disables the wait state generator and manual settings rather controls wait state
with internal FRAM state machine
0b = Manual mode
1b = Auto mode
2-0
NPRECHG
RW
0h
Wait state generator precharge time control. Each wait state adds a N integer
multiple increase of the IFCLK period where N = 0 through 7. N = 0 implies no
wait states.
248
FRAM Controller (FRCTL)
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated