16.8
HW I/O Functions (IOF)
........................................................................................... 75
17
Universal Asynchronous Receiver/Transmitter (UART)
...............76
17.1
UART Overview
...................................................................................................... 76
17.2
UART Instances in FE310-G000
............................................................................... 76
17.3
Memory Map
.......................................................................................................... 77
17.4
Transmit Data Register (
txdata
)
............................................................................. 77
17.5
Receive Data Register (
rxdata
)
.............................................................................. 78
17.6
Transmit Control Register (
txctrl
)
......................................................................... 78
17.7
Receive Control Register (
rxctrl
)
.......................................................................... 79
17.8
Interrupt Registers (
ip
and
ie
)
................................................................................ 79
17.9
Baud Rate Divisor Register (
div
)
............................................................................. 80
18
Serial Peripheral Interface (SPI)
................................................................82
18.1
SPI Overview
.......................................................................................................... 82
18.2
SPI Instances in FE310-G000
.................................................................................. 82
18.3
Memory Map
.......................................................................................................... 83
18.4
Serial Clock Divisor Register (
sckdiv
)
.....................................................................84
18.5
Serial Clock Mode Register (
sckmode
)
.....................................................................85
18.6
Chip Select ID Register (
csid
)
................................................................................ 85
18.7
Chip Select Default Register (
csdef
)
....................................................................... 86
18.8
Chip Select Mode Register (
csmode
)
........................................................................ 86
18.9
Delay Control Registers (
delay0
and
delay1
)
.........................................................87
18.10
Frame Format Register (
fmt
)
................................................................................. 88
18.11
Transmit Data Register (
txdata
)
........................................................................... 89
18.12
Receive Data Register (
rxdata
)
............................................................................ 90
18.13
Transmit Watermark Register (
txmark
)
..................................................................90
18.14
Receive Watermark Register (
rxmark
)
...................................................................90
18.15
SPI Interrupt Registers (
ie
and
ip
)
........................................................................ 91
18.16
SPI Flash Interface Control Register (
fctrl
)
..........................................................92
18.17
SPI Flash Instruction Format Register (
ffmt
)
..........................................................92
19
Pulse Width Modulator (PWM)
...................................................................94
SiFive FE310-G000 Manual: v3p2
© SiFive, Inc.
Page 5
Содержание FE310-G000
Страница 1: ...SiFive FE310 G000 Manual v3p2 SiFive Inc ...