*Notice: The information in this document is subject to change without notice
Tsi301
Notes
Tsi301 HyperTransport to PCI User Manual
5-36
Serial ROM (SROM) Interface Control Offset 9Bh–98h
Bits
Type
Reset
Description
31:26
R
Values come from SROM.
Reserved.
25:20
R
Values come from SROM.
Pass1
Debug Select 3 - Port 3 debug
select. Used only in monitor mode.
Pass2
- Reserved.
19:14
R
Values come from SROM.
Pass 1
Debug Select 2 - Port 2 debug
select. Used only in monitor mode.
Pass2
- Reserved.
13:8
R
Values come from SROM.
Debug Select 1 - Port 1 debug select.
7:2
R
Values come from SROM.
Debug Select 0 - Port 0 debug select.
1
R
Values come from SROM.
Reserved.
0
R
Values come from SROM.
Reserved (always reads 0).
BlockxInterrupty
Offsets
BFh–A0h
Bits
Type
Reset
Description
15
RW
0
Interrupt Enable. Not persistent through warm reset.
0 = Disabled.
1 = Enabled.
14
RW
0
Destination Mode. Not persistent through warm reset.
0
=
Physical
1
=
Logical
13:6
RW
FFh
Destination ID - 8 bit physical mask or logical ID interpreted by host bridges.
Not persistent through warm reset.
FF = Broadcast.
5:4
RW
0
Message Type. Not persistent through warm reset.
00
=
Fixed
01
=
Arbitrated
10
=
SMI
11
=
NMI
3
RW
1
Polarity - active polarity of interrupt. Not persistent through warm reset.
0 = Active low
1 = Active High
2
RW
0
Trigger Mode - Level/Edge trigger. Not persistent through warm reset.
0
=
Edge
1
=
Level
1:0
RW
Vector - lower two bits of interrupt vector. Not persistent through warm reset.
00 = Interrupt 0
01 = Interrupt 1
10 = Interrupt 2
11 = Interrupt 3