*Notice: The information in this document is subject to change without notice
Tsi301
Notes
Tsi301 HyperTransport to PCI User Manual
5-36
Note:
Buffer releases in excess of these thresholds are discarded to allow throttling of traffic.
Transmit Buffer Counter Maximum Count1 Offset CEh-CCh
Bits
Type
Reset
Description
3:0
RW
Fh
PCmd - posted command buffer threshold. Not persistent through warm reset.
7:4
RW
Fh
PData - posted data buffer threshold. Not persistent through warm reset.
11:8
RW
Fh
NpCmd - nonposted command buffer threshold. Not persistent through warm
reset.
15:12
RW
Fh
NpData - nonposted data buffer threshold. Not persistent through warm reset.
19:16
RW
Fh
RCmd - response command buffer threshold. Not persistent through warm
reset.
23:20
RW
Fh
RData - response data buffer threshold. Not persistent through warm reset.
Debug Offset
D7h–D4h
Bits
Type
Reset
Description
31:28
R
0
Reserved.
27
RW
0
Interrupt Debug Enable. Not persistent through warm reset.
26:24
RW
011b
Interrupt Debug Select. Not persistent through warm reset.
23:18
RW
110010b
Select 3 - select for Debug Port 3. Not persistent through warm reset.
Bits 18–20:
Pass1
Level 1 MUX select 8–1.
Pass2
- Reserved.
Bit 21:0 = Rx, 1 = Tx
Bit 22:0 = Port 0, 1 = Port 1
Bit 23:0 = Core Debug, 1 = HyperTransport Debug
17:12
RW
110000b
Select 2 - select for Debug Port 2. Not persistent through warm reset.
Bits 12–14:
Pass1
Level 1 MUX select 8–1.
Pass2
- Reserved.
Bit 15:0 = Rx, 1 = Tx
Bit 16:0 = Port 0, 1 = Port 1
Bit 17:0 = Core Debug, 1 = HyperTransport Debug
11:6
RW
100010b
Select 1 - select for Debug Port 1. Not persistent through warm reset.
Bits 6–8:Level 1 MUX select 8–1
Bit 9:0 = Rx, 1 = Tx
Bit 10:0 = Port 0, 1 = Port 1
Bit 11:0 = Core Debug, 1 = HyperTransport Debug
5:0
RW
011111b
Select 0 - select for Debug Port 0. Not persistent through warm reset.
Bits 0–2:Level 1 MUX select 8–1
Bit 3:0 = Rx, 1 = Tx
Bit 4:0 = Port 0, 1 = Port 1
Bit 5:0 = Core Debug, 1 = HyperTransport Debug