*Notice: The information in this document is subject to change without notice
Tsi301
Notes
Tsi301 HyperTransport to PCI User Manual
5-36
Note:
The value of this register is captured from the CRC logic following detection of a CRC error.
The value is unaffected by any form of reset. The value is undefined at power up.
HyperTransport PCI Bridge Diagnostics
Offset
D8h
Bits
Type
Reset
Description
7:5
R
0
Reserved.
4
RW
1
Broadcast - broadcast enable bit for CSR read commands. If cleared to 0, Slave
ID (bits 3–0) is used. If set, read data is combined from all sources. Not persis-
tent through warm reset.
3:0
RW
0
Slave ID - slave ID for CSR read commands. Used to specify a particular inter-
nal CSR slave module to read from. Not persistent through warm reset.
Diagnostics Link 0 Receive CRC Expected
Offset DFh–DCh
Bits
Type
Reset
Description
31:0
R
Expected CRC value for Link 0. This register is for software use and will survive
cold and warm reset as long as there is no power off.