*Notice: The information in this document is subject to change without notice
Tsi301
Notes
Tsi301 HyperTransport to PCI User Manual
5-36
Note:
The value of this register is captured from the CRC logic following detection of a CRC error.
The value is unaffected by any form of reset. The value is undefined at power up.
Note:
The value of this register is captured from the CRC logic following detection of a CRC error.
The value is unaffected by any form of reset. The value is undefined at power up.
Note:
Note:
The value of this register is captured from the CRC logic following detection of a CRC error.
The value is unaffected by any form of reset. The value is undefined at power up.
Diagnostics Link 0 Receive CRC Received
Offset F3h–F0h
Bits
Type
Reset
Description
31:0
R
Received CRC value for Link 0. This register is for software use and will survive
cold and warm reset as long as there is no power off.
Diagnostics Link 1 Receive CRC Received
Offset F7h–F4h
Bits
Type
Reset
Description
31:0
R
0
Expected CRC value for Link 0. This register is for software use and will survive
cold and warm reset as long as there is no power off.
Diagnostics Link 1 Receive CRC Received
Offset FBh–F8h
Bits
Type
Reset
Description
31:0
R
0
Received CRC value for Link 0. This register is for software use and will survive
cold and warm reset as long as there is no power off.
Scratch
Offset
FFh–FCh
Bits
Type
Reset
Description
31:0
RW
00000000h
Scratch - read/write software scratch register. Not persistent through warm
reset.