*Notice: The information in this document is subject to change without notice
Tsi301
Notes
Tsi301 HyperTransport to PCI User Manual
5-36
I/O Range Base Upper 16 Bits
Offset 31h–30h
Bits
Type
Reset
Description
15:9
R
00h
Reserved - the HyperTransport PCI bridge does not support
decode of address bits above 24.
8:0
RW
000h
Address - bits 24:16 of the I/O range base. Not persistent through warm reset.
I/O Range Limit Upper 16 Bits
Offset 33h–32h
Bits
Type
Reset
Description
15:9
R
00h
Reserved - the HyperTransport PCI bridge does not support
decode of address bits above 24.
8:0
RW
000h
Address - bits 24:16 of the I/O range limit. Not persistent through warm reset.
Capability 1
Offset 34h
Bits
Type
Reset
Description
7:0
R
40h
Pointer - register number of the base of the first capabilities block. There is only
one capability block, which is for HyperTransport.
Expansion ROM
Offset 3Bh–38h
Bits
Type
Reset
Description
31:0
R
00000000h Reserved.
Interrupt Line
Offset 3Ch
Bits
Type
Reset
Description
7:0
RW
FFh
Register - the HyperTransport spec requires that this be a read/write register.
Its value is not used internally. Not persistent through warm reset.
Interrupt Pin
Offset 3Dh
Bits
Type
Reset
Description
7:0
R
00h
Reserved.