*Notice: The information in this document is subject to change without notice
Tsi301
Notes
Tsi301 HyperTransport to PCI User Manual
5-36
5
R
0
Init Done - this read-only bit indicates that low-level link initialization has suc-
cessfully completed on the link.
4
RW
0
Link Fail - this bit is set to indicate that a failure has been detected on a link and
it should not be used. It is persistent through warm reset and will prevent link
initialization when set. It may be set either by hardware or software and cleared
by software. Software within values do not take effect until the next warm reset.
3
RW
0
CRC Force Error - when this bit is a 1, bad CRC will be generated on all outgo-
ing traffic on the link. Not persistent through warm reset.
2
RS
0
CRC Start Test - writing a 1 to this bit causes hardware to initiate a CRC test
sequence on the link. When the test sequence has completed, hardware will
clear the bit. Not persistent through warm reset.
1
RW
0
CRC Sync Flood Enable - if set, this bit causes CRC errors to be treated as
fatal errors. When detected, they will cause all HyperTransport links from this
device to be flooded with sync packets and the LinkFail bit to be set. Not persis-
tent through warm reset.
0
R
0
Reserved.
Link 0 Width Control
Offset 47h–46h
Bits
Type
Reset
Description
15
R
0
Reserved.
14:12
R
000b
Out - this controls the used width of the outgoing link from this device. It must
match the used incoming width of the device on the other end of the link:
000b = 8 bit
001b = 16 bit
011b = 32 bit
The HyperTransport PCI bridge only supports 8-bit links.
11
R
0
Reserved.
10:8
R
000b
In - this controls the used width of the incoming link to this device. It must match
the used outgoing width of the device on the other end of the link:
000b = 8 bit
001b = 16 bit
011b = 32 bit
The HyperTransport PCI bridge only supports 8-bit links.
7
R
0
Reserved.
6:4
R
000b
Max Out - indicates the maximum width of the outgoing link supported by this
device:
000b = 8 bit
001b = 16 bit
011b = 32 bit
The HyperTransport PCI bridge only supports 8-bit links.
3
R
0
Reserved.
HyperTransport Link 0 Control
Offset 45h–44h<Emphasis> (Continued)
Bits
Type
Reset
Description