*Notice: The information in this document is subject to change without notice
Tsi301
Notes
Tsi301 HyperTransport to PCI User Manual
5-36
HyperTransport Rx Data Buffer Allocation
Offset 6Dh-6Ch
Bits
Type
Reset
Description
15:14
R
00b
Reserved.
13:12
RW
01b
WantPReq - the number of buffers minus one to try to keep released in the
posted request channel. Not persistent through warm reset.
11:10
RW
01b
WantNpReq - the number of buffers minus one to try to keep released in the
nonposted request channnel. Not persistent through warm reset.
9:8
RW
01b
WantResp - the number of buffers minus one to try to keep released in the
response channel. Not persistent through warm reset.
7:6
R
00b
Reserved.
5:4
RW
01b
NeedPReq - the mimimum data buffer allocation to the posted request channel.
Not persistent through warm reset.
3:2
RW
01b
NeedNpReq - the minimum data buffer allocation to the nonposted request
channel. Not persistent through warm reset.
0:1
RW
01b
NeedResp - the minimum data buffer allocation to the response channel. Not
persistent through warm reset.
HyperTransport Transmit Control
Offset 6Eh:6Eh
Bit
Type
Reset
Description
7:4
R
0h
Reserved
3:0
RW
4h
BufRelSpace - controls the throttling of buffer release messages on a busy bus.
If the bus is idle, buffer releases always get issued immediately. When the bus
is busy, buffer release messages are forced into the packet stream. This field
gives the minimum number of DW that must be allowed to pass between forced
buffer releases to prevent them from absorbing too much bandwidth. Not per-
sistent through warm reset.
PCI Control 2
Offset 6Fh–6Fh
Bit
Type
Reset
Description
7:4
R
0h
Reserved.
3:3
RW_R
1b
IntPassPW - value of the PassPW bit for interrupt packets. This bit controls
whether interrupts are allowed to pass other posted request packets. A value of
0 orders interrupts behind other posted writes (including other interrupts) from
this chip.
Note:
In Pass1, this CSR did not exist. Hardware behaved
as if this CSR was always set to 1.