*Notice: The information in this document is subject to change without notice
Tsi301
Notes
Tsi301 HyperTransport to PCI User Manual
5-36
12
RC
0
Received Target Abort - this bit reports the detection of a target abort by the
bridge when it is the master of a transaction on its primary interface. This is indi-
cated on HyperTransport by an error response without NXA. It may be cleared
by writing a 1 to it. Persistent through warm reset.
0 = No error received.
1 = HyperTransport PCI bridge has received an HyperTransport error response.
11
RC
0
Signaled Target Abort - this bit reports the signaling of a target abort termination
by the bridge, when it responds as the target of a transaction on its primary
interface. This is indicated on HyperTransport by a response with the error bit
set. It may be cleared by writing a 1 to it. Persistent through warm reset.
10:9
R
00b
DEVSEL_N Timing - Encodes the timing of the primary interface's DEVSEL.
This is not meaningful for HyperTransport. Always reads 01.
Note:
In Pass1, DEVSEL_N Timing always reads 00.
8
R
0
PCI Parity Error Detected - this bit is used to report the detection of a parity
error by the bridge when it is the master of the transaction. HyperTransport
doesn't have parity errors.
7
R
0
Fast Back-to-Back Capability - this is not meaningful for HyperTransport.
Always reads 0.
6
R
0
Reserved (always reads 0).
5
R
0
66 MHz Capable PCI Bus - indicates whether the primary interface is 66 MHz
capable. Not meaningful for HyperTransport. Always reads 0.
4
R
1b
Capabilities List - this bit indicates that the configuration space of this device
contains a capabilities list. Always reads 1.
3–0
R
0
Reserved (always reads 0).
Revision ID
Offset 08h
Bits
Type
Reset
Description
7:4
R
1
1.
Reset values are revision dependent.
Revision ID.
3:0
R
Shipping code.
Class Code
Offset 0B–09h
Bits
Type
Reset
Description
23:16
R
06h
Base class of the device. 06h indicates a bridge.
15:8
R
04h
Subclass of the device. 04h indicates a PCI bridge.
7:0
R
00h
Programming Interface of the device. 00 indicates a positive decode device.
Status
Offset 07h–06h<Emphasis> (Continued)
Bits
Type
Reset
Description