SH7751 Group, SH7751R Group
Section 14 Direct Memory Access Controller (DMAC)
R01UH0457EJ0301 Rev. 3.01
Page 587 of 1128
Sep 24, 2013
Chan-
nel
Name
Abbre-
viation
Read/
Write
Initial
Value
P4 Address
Area 7
Address
Access
Size
DMA source
address register 4
SAR4 R/W
Undefined
H'FFA00050
H'1FA00050
32
DMA destination
address register 4
DAR4 R/W
Undefined
H'FFA00054
H'1FA00054
32
DMA transfer
count register 4
DMATCR4 R/W Undefined
H'FFA00058 H'1FA00058 32
4
DMA channel
control register 4
CHCR4 R/W
*
H'00000000 H'FFA0005C H'1FA0005C 32
DMA source
address register 5
SAR5 R/W
Undefined
H'FFA00060
H'1FA00060
32
DMA destination
address register 5
DAR5 R/W
Undefined
H'FFA00064
H'1FA00064
32
DMA transfer
count register 5
DMATCR5 R/W Undefined
H'FFA00068 H'1FA00068 32
5
DMA channel
control register 5
CHCR5 R/W
*
H'00000000 H'FFA0006C H'1FA0006C 32
DMA source
address register 6
SAR6 R/W
Undefined
H'FFA00070
H'1FA00070
32
DMA destination
address register 6
DAR6 R/W
Undefined
H'FFA00074
H'1FA00074
32
DMA transfer
count register 6
DMATCR6 R/W Undefined
H'FFA00078 H'1FA00078 32
6
DMA channel
control register 6
CHCR6 R/W
*
H'00000000 H'FFA0007C H'1FA0007C 32
DMA source
address register 7
SAR7 R/W
Undefined
H'FFA00080
H'1FA00080
32
DMA destination
address register 7
DAR7 R/W
Undefined
H'FFA00084
H'1FA00084
32
7
DMA transfer
count register 7
DMATCR7 R/W Undefined
H'FFA00088 H'1FA00088 32
DMA
channel
control register 7
CHCR7 R/W
*
H'00000000 H'FFA0008C H'1FA0008C 32
Notes: Longword access should be used for all control registers. If a different access width is
used, reads will return all 0s and writes will not be possible.
*
Bit 1 of CHCR0–CHCR7 and bits 2 and 1 of DMAOR can only be written with 0 after
being read as 1, to clear the flags.
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...