
SH7751 Group, SH7751R Group
Section 21 High-performance User Debug Interface (H-UDI)
R01UH0457EJ0301 Rev. 3.01
Page 827 of 1128
Sep 24, 2013
21.2
Register Descriptions
21.2.1
Instruction Register (SDIR)
The instruction register (SDIR) is a 16-bit register that can only be read by the CPU. In the initial
state, bypass mode is set. The value (command) is set from the serial input pin (TDI). SDIR is
initialized by the
TRST
pin or in the TAP Test-Logic-Reset state. When this register is written to
from the H-UDI, writing is possible regardless of the CPU mode. Operation is undefined if a
reserved command is set in this register.
Bit:
15 14 13 12 11 10 9 8
TI7 TI6 TI5 TI4 TI3 TI2 TI1 TI0
Initial
value:
1 1 1 1 1 1 1 1
R/W:
R R R R R R R R
Bit:
7 6 5 4 3 2 1 0
— — — — — — — —
Initial
value:
1 1 1 1 1 1 1 1
R/W:
R R R R R R R R
Bits 15 to 8—Test Instruction Bits (TI7–TI0)
Bit 15:
TI7
Bit 14:
TI6
Bit 13:
TI5
Bit 12:
TI4
Bit 11:
TI3
Bit 10:
TI2
Bit 9:
TI1
Bit 8:
TI0
Description
0 0 0 0 0 0 0 0 EXTEST
0 0 0 0 0 1 0 0 SAMPLE/PRELOAD
0 1 1 0 — — — — H-UDI
reset
negate
0 1 1 1 — — — — H-UDI
reset
assert
1 0 1 — — — — — H-UDI
interrupt
1 1 1 1 1 1 1 1 Bypass
mode
(Initial
value)
Other than above
Reserved
Bits 7 to 0—Reserved:
These bits are always read as 1, and should only be written with 1.
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...