R01UH0457EJ0301 Rev. 3.01
Page xxv of liv
Sep 24, 2013
19.3
Register Descriptions ......................................................................................................... 780
19.3.1
Interrupt Priority Registers A to D (IPRA–IPRD) ................................................ 780
19.3.2
Interrupt Control Register (ICR)........................................................................... 781
19.3.3
Interrupt Priority Level Settting Register 00 (INTPRI00) .................................... 783
19.3.4
Interrupt Factor Register 00 (INTREQ00)............................................................ 784
19.3.5
Interrupt Mask Register 00 (INTMSK00)............................................................. 784
19.3.6
Interrupt Mask Clear Register 00 (INTMSKCLR00) ........................................... 785
19.3.7
INTREQ00, INTMSK00, and INTMSKCLR00 Bit Allocation ........................... 786
19.4
INTC Operation ................................................................................................................. 787
19.4.1
Interrupt Operation Sequence ............................................................................... 787
19.4.2
Multiple Interrupts ................................................................................................ 789
19.4.3
Interrupt Masking with MAI Bit........................................................................... 789
19.5
Interrupt Response Time.................................................................................................... 790
19.6
Usage Notes ....................................................................................................................... 791
19.6.1
NMI Interrupts (SH7751 Only)............................................................................. 791
Section 20 User Break Controller (UBC) ..........................................................795
20.1
Overview............................................................................................................................ 795
20.1.1
Features................................................................................................................. 795
20.1.2
Block Diagram...................................................................................................... 796
20.2
Register Descriptions ......................................................................................................... 798
20.2.1
Access to UBC Registers ...................................................................................... 798
20.2.2
Break Address Register A (BARA) ...................................................................... 799
20.2.3
Break ASID Register A (BASRA)........................................................................ 800
20.2.4
Break Address Mask Register A (BAMRA)......................................................... 800
20.2.5
Break Bus Cycle Register A (BBRA)................................................................... 801
20.2.6
Break Address Register B (BARB) ...................................................................... 803
20.2.7
Break ASID Register B (BASRB) ........................................................................ 803
20.2.8
Break Address Mask Register B (BAMRB) ......................................................... 803
20.2.9
Break Data Register B (BDRB) ............................................................................ 803
20.2.10
Break Data Mask Register B (BDMRB)............................................................... 804
20.2.11
Break Bus Cycle Register B (BBRB) ................................................................... 805
20.2.12
Break Control Register (BRCR) ........................................................................... 805
20.3
Operation ........................................................................................................................... 808
20.3.1
Explanation of Terms Relating to Accesses.......................................................... 808
20.3.2
Explanation of Terms Relating to Instruction Intervals ........................................ 808
20.3.3
User Break Operation Sequence ........................................................................... 809
20.3.4
Instruction Access Cycle Break ............................................................................ 810
20.3.5
Operand Access Cycle Break................................................................................ 811
20.3.6
Condition Match Flag Setting ............................................................................... 812
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...