R01UH0457EJ0301 Rev. 3.01
Page xxiii of liv
Sep 24, 2013
15.2.9
Bit Rate Register (SCBRR1) ................................................................................ 623
15.3
Operation ........................................................................................................................... 631
15.3.1
Overview............................................................................................................... 631
15.3.2
Operation in Asynchronous Mode ........................................................................ 633
15.3.3
Multiprocessor Communication Function............................................................. 644
15.3.4
Operation in Synchronous Mode .......................................................................... 655
15.4
SCI Interrupt Sources and DMAC ..................................................................................... 665
15.5
Usage Notes ....................................................................................................................... 666
Section 16 Serial Communication Interface with FIFO (SCIF) ........................671
16.1
Overview............................................................................................................................ 671
16.1.1
Features................................................................................................................. 671
16.1.2
Block Diagram...................................................................................................... 673
16.1.3
Pin Configuration.................................................................................................. 674
16.1.4
Register Configuration.......................................................................................... 674
16.2
Register Descriptions ......................................................................................................... 675
16.2.1
Receive Shift Register (SCRSR2)......................................................................... 675
16.2.2
Receive FIFO Data Register (SCFRDR2) ............................................................ 675
16.2.3
Transmit Shift Register (SCTSR2) ....................................................................... 676
16.2.4
Transmit FIFO Data Register (SCFTDR2) ........................................................... 676
16.2.5
Serial Mode Register (SCSMR2).......................................................................... 677
16.2.6
Serial Control Register (SCSCR2)........................................................................ 679
16.2.7
Serial Status Register (SCFSR2) .......................................................................... 682
16.2.8
Bit Rate Register (SCBRR2) ................................................................................ 688
16.2.9
FIFO Control Register (SCFCR2) ........................................................................ 689
16.2.10
FIFO Data Count Register (SCFDR2) .................................................................. 692
16.2.11
Serial Port Register (SCSPTR2) ........................................................................... 693
16.2.12
Line Status Register (SCLSR2) ............................................................................ 700
16.3
Operation ........................................................................................................................... 701
16.3.1
Overview............................................................................................................... 701
16.3.2
Serial Operation .................................................................................................... 703
16.4
SCIF Interrupt Sources and the DMAC ............................................................................. 713
16.5
Usage Notes ....................................................................................................................... 714
Section 17 Smart Card Interface ........................................................................719
17.1
Overview............................................................................................................................ 719
17.1.1
Features................................................................................................................. 719
17.1.2
Block Diagram...................................................................................................... 720
17.1.3
Pin Configuration.................................................................................................. 721
17.1.4
Register Configuration.......................................................................................... 721
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...