
Section 22 PCI Controller (PCIC)
SH7751 Group, SH7751R Group
Page 886 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Bit 6—Bus Master Arbitration
(
BMABT):
Controls the PCI bus arbitration mode of the PCIC
when the PCIC is operating as the host. When the PCIC is non-host, the value of this bit is
ignored.
Bit 6: BMABT
Description
0
Fixed priority order (device 0 (PCIC) > device 1 > device 2 > device 3 >
device 4)
(Initial value)
1
Pseudo round-ribbon (The priority level of the device with bus privileges is
set lowest at the next access.)
Bit 5—Mode 10 Pin Monitor (MD10):
Monitors the
PCIREQ3
/MD10 pin value in a power-on
reset by means of the
RESET
pin.
Bit 5: MD10
Description
0
Host bridge function (arbitration) enabled
1
Host bridge function disabled
Bit 4—Mode 9 Pin Monitor (MD9):
Monitors the
PCIREQ2
/MD9 pin value in a power-on reset
by means of the
RESET
pin.
Bit 4: MD9
Description
0
PCICLK used as PCI clock
1
Feedback input clock from CKIO used as PCI clock
Bit 3—
SERR
Output (SERR):
Software control of
SERR
output. This bit is valid only when bit
8 (SER) of the PCICONFI register is “1”. When “1” is written to this bit,
SERR
is asserted for 1
clock. This bit always returns “0” when read. Used when the PCIC is not the host. If used when
the PCIC is the host, an
SERR
assert interrupt is generated to the CPU.
Bit 3: SERR
Description
0
SERR
pin at Hi-Z (driven to High by pull-up resistor)
(Initial value)
1 Assert
SERR
(Low output)
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...