
SH7751 Group, SH7751R Group
Section 22 PCI Controller (PCIC)
R01UH0457EJ0301 Rev. 3.01
Page 901 of 1128
Sep 24, 2013
When an error is detected, the bit corresponding to the error type is set to 1. Each interrupt
detection bit can be cleared to its initial status (0) by writing 1 to it. (Write clear)
The error detection bits are set even when the interrupts are masked.
Bits 31 to 14—Reserved:
These bits always return 0 when read. Always write 0 to these bits
when writing.
Bit 13—Master Broken Interrupt (MST_BRKN):
Detects when the master granted with bus
privileges does not start a transaction (
FRAME
not asserted) within 16 clocks. For the SH7751,
see 22.12, Usage Notes.
Bit 12—Target Bus Timeout Interrupt (TGT_BUSTO):
Neither
TRDY
nor
STOP
are not
returned within 16 clocks in the case of the first data transfer, or within 8 clocks in the case of
second and subsequent data transfers. For the SH7751, see 22.12, Usage Notes.
Bit 11—Master Bus Timeout Interrupt (MST_BUSTO):
Indicates the detection that
IRDY
was
not asserted within 8 clock cycles in a transaction initiated by a device including PCIC.
Bits 10 to 4—Reserved:
These bits always return 0 when read. Always write 0 to these bits when
writing.
Bit 3—Target Abort Interrupt (TGT_ABORT):
Indicates the termination of transaction by
target abort when a device other than the PCIC is operating as the bus master.
Bit 2—Master Abort Interrupt (MST_ABORT):
Indicates the termination of transaction by
master abort when a device other than the PCIC is operating as the bus master.
Bit 1—Write Data Parity Error Interrupt (DPERR_WT):
Indicates the detection of the
assertion of
PERR
in a data write operation when a device other than the PCIC is operating as the
bus master.
Bit 0—Read Data Parity Error Interrupt (DPERR_RD):
Indicates the detection of the
assertion of
PERR
in a data read operation when a device other than the PCIC is operating as the
bus master.
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...