Page l of liv
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Table 15.5
Maximum Bit Rate for Various Frequencies with Baud Rate Generator
(Asynchronous
Mode)............................................................................................. 629
Table 15.6
Maximum Bit Rate with External Clock Input (Asynchronous Mode)................... 630
Table 15.7
Maximum Bit Rate with External Clock Input (Synchronous Mode) ..................... 630
Table 15.8
SCSMR1 Settings for Serial Transfer Format Selection ......................................... 632
Table 15.9
SCSMR1 and SCSCR1 Settings for SCI Clock Source Selection .......................... 633
Table 15.10
Serial Transfer Formats (Asynchronous Mode) ...................................................... 635
Table 15.11
Receive Error Conditions ........................................................................................ 643
Table 15.12
SCI Interrupt Sources.............................................................................................. 666
Table 15.13
SCSSR1 Status Flags and Transfer of Receive Data............................................... 667
Section 16 Serial Communication Interface with FIFO (SCIF)
Table 16.1
SCIF Pins ................................................................................................................ 674
Table 16.2
SCIF Registers ........................................................................................................ 674
Table 16.3
SCSMR2 Settings for Serial Transfer Format Selection ......................................... 702
Table 16.4
SCSCR2 Settings for SCIF Clock Source Selection ............................................... 702
Table 16.5
Serial Transfer Formats........................................................................................... 703
Table 16.6
SCIF Interrupt Sources............................................................................................ 714
Section 17 Smart Card Interface
Table 17.1
Smart Card Interface Pins ....................................................................................... 721
Table 17.2
Smart Card Interface Registers ............................................................................... 721
Table 17.3
Smart Card Interface Register Settings ................................................................... 729
Table 17.4
Values of n and Corresponding CKS1 and CKS0 Settings ..................................... 732
Table 17.5
Examples of Bit Rate B (bits/s) for Various SCBRR1 Settings (When n = 0)........ 732
Table 17.6
Examples of SCBRR1 Settings for Bit Rate B (bits/s) (When n = 0) ..................... 732
Table 17.7
Maximum Bit Rate at Various Frequencies (Smart Card Interface Mode) ............. 733
Table 17.8
Register Settings and SCK Pin State....................................................................... 733
Table 17.9
Smart Card Mode Operating States and Interrupt Sources...................................... 740
Section 18 I/O Ports
Table 18.1
32-Bit General-Purpose I/O Port Pins ..................................................................... 755
Table 18.2
SCI I/O Port Pins..................................................................................................... 757
Table 18.3
SCIF I/O Port Pins .................................................................................................. 757
Table 18.4
I/O Port Registers.................................................................................................... 758
Section 19 Interrupt Controller (INTC)
Table 19.1
INTC Pins ............................................................................................................... 771
Table 19.2
INTC Registers ....................................................................................................... 771
Table 19.3
IRL3
–
IRL0
Pins and Interrupt Levels..................................................................... 774
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...