SH7751 Group, SH7751R Group
Section 22 PCI Controller (PCIC)
R01UH0457EJ0301 Rev. 3.01
Page 915 of 1128
Sep 24, 2013
22.2.33
Memory Space Base Register (PCIMBR)
Bit:
31 30 29 28 27 26 25 24
MBR31 MBR30 MBR29 MBR28 MBR27 MBR26 MBR25 MBR24
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W:
— — — — — — — —
PP
Bus-R/W:
R/W R/W R/W R/W R/W R/W R/W R/W
Bit:
23 22 21 20 19 18 17 16
— — — — — — — —
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W:
— — — — — — — —
PP
Bus-R/W:
R R R R R R R R
Bit:
15 14 13 12 11 10 9 8
— — — — — — — —
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W:
— — — — — — — —
PP
Bus-R/W:
R R R R R R R R
Bit:
7 6 5 4 3 2 1 0
— — — — — — —
LOCK
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W:
— — — — — — — —
PP
Bus-R/W:
R R R R R R R
R/W
The memory space base register (PCIMBR) specifies the most significant 8 bits of the address of
the PCI memory space when performing a memory read/write operation using PIO transfers. It
also specifies locked transfers. This 32-bit read/write register can be accessed from the PP bus.
All bits of the PCIMBR register are initialized to 0 at a power-on reset. They are not initialized at
a software reset.
Setting bit 0 (LOCK) to 1 locks the memory space for PIO transfers while the bit remains set. A
locked transfer consists of the combined read and write operations. Do not attempt to perform
other PIO transfers during the locked combination of read and write operations.
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...