
SH7751 Group, SH7751R Group
Section 22 PCI Controller (PCIC)
R01UH0457EJ0301 Rev. 3.01
Page 903 of 1128
Sep 24, 2013
Bit 13—Master Broken Interrupt Mask (MST_BRKN)
Bit 12—Target Bus Timeout Interrupt Mask (TGT_BUSTO)
Bit 11—Master Bus Timeout Interrupt Mask (MST_BUSTO)
Bits 10 to 4—Reserved:
These bits always return 0 when read. Always write 0 to these bits when
writing.
Bit 3—Target Abort Interrupt Mask (TGT_ABORT)
Bit 2—Master Abort interrupt Mask (MST_ABORT)
Bit 1—Read Data Parity Error Interrupt Mask (DPERR_WT)
Bit 0—Write Data Parity Error Interrupt Mask (DPERR_RD)
22.2.26
PCI Error Bus Master Data Register (PCIBMLR)
Bit:
31 30 29 .
.
. 11 10 9 8
— — — .
.
. — — — —
Initial
value:
0 0 0 .
.
. 0 0 0 0
PCI-R/W:
R R R .
.
. R R R R
PP
Bus-R/W:
R R R .
.
. R R R R
Bit:
7 6 5 4 3 2 1 0
— — —
REQ4ID
REQ3ID
REQ2ID
REQ1ID
REQ0ID
Initial
value:
0 0 0 — — — — —
PCI-R/W:
R R R R R R R R
PP
Bus-R/W:
R R R R R R R R
The PCI error bus master data register (PCIBMLR) stores the device number of the bus master at
the time an error occurred in PCI transfer by another PCI device when the PCIC was operating as
the host with the arbitration function. It is a 32-bit register than can be read from both the PP bus
and PCI bus.
The PCIINTM register is initialized to H'00000000 at a power-on reset or software reset. A valid
value is retained only when one of the PCIAINT register bits is set to 1.
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...