
Section 22 PCI Controller (PCIC)
SH7751 Group, SH7751R Group
Page 934 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
When using the CKIO clock, please note the limitations on CKIO clock frequency, stability, and
load capacitance that can be connected to the CKIO pin. Check the clock oscillation circuit and
electrical characteristics in section 10, Clock Oscillation Circuits, and section 23, Electrical
Characteristics.
22.3.6
PCI Bus Arbitration in Non-host Mode
When operating in non-host mode, the PCI bus arbitration function in the PCIC is disabled and
PCI bus arbitration is performed according to the specifications of the externally connected PCI
bus arbiter.
In this case, the PCIC must request PCI bus privileges from the PCI bus arbiter (system host
device). The
PCIGNT1
/
REQOUT
pins are used for the bus request signals, and the
PCIREQ1
/
GNTIN
pins are used for the bus grant signals. When the bus grant signals are asserted
when the bus request signals are not asserted, the PCIC performs bus parking.
Also, when the PCIC is used as a target device that does not request bus privileges, the
PCIREQ1
/
GNTIN
pins must be fixed at the high level.
22.3.7
PIO Transfers
PIO transfer is a data transfer mode in which a peripheral bus is used to access the memory space
and I/O space of the PCI bus.
The following commands are supported in PIO transfer mode:
•
Memory read, memory write, I/O read, and I/O write
•
Locked transfer (High-speed back-to-back transfers are not supported.)
In PIO transfer mode, only single transfers are supported. 32-byte burst transfers are not
supported.
In memory transfers and I/O transfers, the supported, so generate byte enable signals (
BE[3:0]
) to
match the respective access sizes and output these signals to the PCI bus. Access sizes are byte,
word, and longword.
Locked transfers are supported only in the case of memory transfers and I/O transfers. High-speed
back-to-back transfers are not supported.
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...