Page xlii of liv
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Figure 23.8
Standby Return Oscillation Settling Time (Return by
IRL3
–
IRL0
) ................... 1010
Figure 23.9
PLL Synchronization Settling Time in Case of
RESET, MRESET
or
NMI
Interrupt...................................................................................................... 1011
Figure 23.10 PLL Synchronization Settling Time in Case of IRL Interrupt ............................ 1011
Figure 23.11 Control Signal Timing ........................................................................................ 1014
Figure 23.12 (1) Pin Drive Timing for Reset or Sleep Mode .................................................... 1014
Figure 23.12 (2) Pin Drive Timing for Software Standby Mode ............................................... 1015
Figure 23.13 SRAM Bus Cycle: Basic Bus Cycle (No Wait) .................................................. 1020
Figure 23.14 SRAM Bus Cycle: Basic Bus Cycle (One Internal Wait)................................... 1021
Figure 23.15 SRAM Bus Cycle: Basic Bus Cycle (One Internal Wait + One External Wait) . 1022
Figure 23.16 SRAM Bus Cycle: Basic Bus Cycle (No Wait, Address Setup/
Hold Time Insertion, AnS = 1, AnH = 1) ........................................................... 1023
Figure 23.17 Burst ROM Bus Cycle (No Wait) ....................................................................... 1024
Figure 23.18 Burst ROM Bus Cycle (1st Data: One Internal Wait + One External Wait;
2nd/3rd/4th Data: One Internal Wait) ................................................................. 1025
Figure 23.19 Burst ROM Bus Cycle (No Wait, Address Setup/Hold Time Insertion,
AnS = 1, AnH = 1).............................................................................................. 1026
Figure 23.20 Burst ROM Bus Cycle (One Internal Wait + One External Wait)...................... 1027
Figure 23.21 Synchronous DRAM Auto-Precharge Read Bus Cycle: Single
(RCD [1:0] = 01, CAS Latency = 3, TPC [2:0] = 011)....................................... 1028
Figure 23.22 Synchronous DRAM Auto-Precharge Read Bus Cycle: Burst
(RCD [1:0] = 01, CAS Latency = 3, TPC [2:0] = 011)....................................... 1029
Figure 23.23 Synchronous DRAM Normal Read Bus Cycle: ACT + READ Commands,
Burst (RASD = 1, RCD [1:0] = 01, CAS Latency = 3) ...................................... 1030
Figure 23.24 Synchronous DRAM Normal Read Bus Cycle: PRE + ACT + READ
Commands, Burst (RASD = 1, RCD [1:0] = 01, TPC [2:0] = 001,
CAS
Latency = 3) ............................................................................................... 1031
Figure 23.25 Synchronous DRAM Normal Read Bus Cycle: READ Command, Burst
(RASD = 1, CAS Latency = 3) ........................................................................... 1032
Figure 23.26 Synchronous DRAM Auto-Precharge Write Bus Cycle: Single
(RCD [1:0] = 01, TPC [2:0] = 001, TRWL [2:0] = 010) .................................... 1033
Figure 23.27 Synchronous DRAM Auto-Precharge Write Bus Cycle: Burst
(RCD [1:0] = 01, TPC [2:0] = 001, TRWL [2:0] = 010) .................................... 1034
Figure 23.28 Synchronous DRAM Normal Write Bus Cycle: ACT + WRITE Commands,
Burst (RASD = 1, RCD [1:0] = 01, TRWL [2:0] = 010) .................................... 1035
Figure 23.29 Synchronous DRAM Normal Write Bus Cycle: PRE + ACT +
WRITE Commands, Burst (RASD = 1, RCD [1:0] = 01, TPC [2:0] = 001,
TRWL
[2:0]
= 010)............................................................................................. 1036
Figure 23.30 Synchronous DRAM Normal Write Bus Cycle: WRITE Command,
Burst (RASD = 1, TRWL [2:0] = 010) ............................................................... 1037
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...