
Page xxii of liv
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
14.4.1
Examples of Transfer between External Memory and an External Device
with
DACK........................................................................................................... 552
14.5
On-Demand Data Transfer Mode (DDT Mode) ................................................................ 553
14.5.1
Operation .............................................................................................................. 553
14.5.2
Pins in DDT Mode................................................................................................ 555
14.5.3
Transfer Request Acceptance on Each Channel ................................................... 558
14.5.4
Notes on Use of DDT Module .............................................................................. 580
14.6
Configuration of the DMAC (SH7751R)........................................................................... 583
14.6.1
Block Diagram of the DMAC............................................................................... 583
14.6.2
Pin Configuration (SH7751R) .............................................................................. 584
14.6.3
Register Configuration (SH7751R) ...................................................................... 585
14.7
Register Descriptions (SH7751R)...................................................................................... 588
14.7.1
DMA Source Address Registers 0
−
7 (SAR0
−
SAR7)........................................... 588
14.7.2
DMA Destination Address Registers 0
−
7 (DAR0
−
DAR7) .................................. 588
14.7.3
DMA Transfer Count Registers 0
−
7 (DMATCR0
−
DMATCR7) ......................... 589
14.7.4
DMA Channel Control Registers 0
−
7 (CHCR0
−
CHCR7) ................................... 589
14.7.5
DMA Operation Register (DMAOR) ................................................................... 593
14.8
Operation (SH7751R) ........................................................................................................ 595
14.8.1
Channel Specification for a Normal DMA Transfer............................................. 595
14.8.2
Channel Specification for DDT-Mode DMA Transfer ......................................... 595
14.8.3
Transfer Channel Notification in DDT Mode....................................................... 596
14.8.4
Clearing Request Queues by DTR Format ........................................................... 597
14.8.5
Interrupt-Request Codes ....................................................................................... 597
14.9
Usage Notes ....................................................................................................................... 600
Section 15 Serial Communication Interface (SCI)............................................ 603
15.1
Overview............................................................................................................................ 603
15.1.1
Features................................................................................................................. 603
15.1.2
Block Diagram...................................................................................................... 605
15.1.3
Pin Configuration.................................................................................................. 606
15.1.4
Register Configuration.......................................................................................... 606
15.2
Register Descriptions ......................................................................................................... 607
15.2.1
Receive Shift Register (SCRSR1) ........................................................................ 607
15.2.2
Receive Data Register (SCRDR1) ........................................................................ 607
15.2.3
Transmit Shift Register (SCTSR1) ....................................................................... 608
15.2.4
Transmit Data Register (SCTDR1)....................................................................... 608
15.2.5
Serial Mode Register (SCSMR1).......................................................................... 609
15.2.6
Serial Control Register (SCSCR1)........................................................................ 611
15.2.7
Serial Status Register (SCSSR1) .......................................................................... 615
15.2.8
Serial Port Register (SCSPTR1) ........................................................................... 619
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...