Section 13 Bus State Controller (BSC)
SH7751 Group, SH7751R Group
Page 350 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Bit 26—Data pin Pullup Resistor Control (DPUP):
Controls the pullup resistance of the data
pins (D31 to D0). It is initialized at a power-on reset. The pins are not pulled up when access is
performed or when the bus is released, even if the ON setting is selected.
Bit 26: DPUP
Description
0
Sets pullup resistance of data pins (D31 to D0) ON
(Initial value)
1
Sets pullup resistance of data pins (D31 to D0) OFF
Bit 25—Control Input Pin Pull-Up Resistor Control (IPUP):
Specifies the pull-up resistor
status for control input pins (NMI,
IRL0
–
IRL3
,
BREQ
, MD6/
IOIS16
,
SLEEP
,
RDY
). IPUP is
initialized by a power-on reset.
Bit 25: IPUP
Description
0
Pull-up resistor is on for control input pins (NMI,
IRL0
–
IRL3
,
BREQ
,
MD6/
IOIS16
,
SLEEP
,
RDY
) (Initial
value)
1
Pull-up resistor is off for control input pins (NMI,
IRL0
–
IRL3
,
BREQ
,
MD6/
IOIS16
,
SLEEP
,
RDY
)
Bit 24—Control Output Pin Pull-Up Resistor Control (OPUP):
Specifies the pull-up resistor
status for control output pins (A[25:0],
BS
,
CSn
,
RD
,
WEn
,
CASn
, RD/
WR
,
RAS
,
CE2A
,
CE2B
,
MD5) when high-impedance. OPUP is initialized by a power-on reset.
Bit 24: OPUP
Description
0
Pull-up resistor is on for control output pins (A[25:0],
BS
,
CSn
,
RD
,
WEn
,
CASn
, RD/
WR
,
RAS
,
CE2A
,
CE2B
, MD5)
(Initial value)
1
Pull-up resistor is off for control output pins (A[25:0],
BS
,
CSn
,
RD
,
WEn
,
CASn
, RD/
WR
,
RAS
,
CE2A
,
CE2B
, MD5)
Bit 21—Area 1 SRAM Byte Control Mode (A1MBC):
MPX interface has priority when an
MPX interface is set. This bit is initialized by a power-on reset.
Bit 21: A1MBC
Description
0
Area 1 SRAM is set to normal mode
(Initial value)
1
Area 1 SRAM is set to byte control mode
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...