
Page xxxiv of liv
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Figure 13.7
Example of 32-Bit Data Width SRAM Connection.............................................. 407
Figure 13.8
Example of 16-Bit Data Width SRAM Connection.............................................. 408
Figure 13.9
Example of 8-Bit Data Width SRAM Connection................................................ 409
Figure 13.10 SRAM Interface Wait Timing (Software Wait Only)........................................... 410
Figure 13.11 SRAM Interface Wait State Timing (Wait State Insertion by
RDY
Signal)......... 411
Figure 13.12 SRAM Interface Read Strobe Negate Timing
(AnS = 1, AnW = 4, and AnH = 2)....................................................................... 412
Figure 13.13 Example of DRAM Connection (32-Bit Data Width, Area 3).............................. 413
Figure 13.14 Basic DRAM Access Timing ............................................................................... 415
Figure 13.15 DRAM Wait State Timing .................................................................................... 416
Figure 13.16 DRAM Burst Access Timing................................................................................ 417
Figure 13.17 DRAM Bus Cycle (EDO Mode, RCD = 0, AnW = 0, TPC = 1) .......................... 418
Figure 13.18 Burst Access Timing in DRAM EDO Mode ........................................................ 419
Figure 13.19 (1) DRAM Burst Bus Cycle, RAS Down Mode Start
(Fast Page Mode, RCD = 0, AnW = 0)................................................................. 420
Figure 13.19 (2) DRAM Burst Bus Cycle, RAS Down Mode Continuation
(Fast Page Mode, RCD = 0, AnW = 0)................................................................. 421
Figure 13.19 (3) DRAM Burst Bus Cycle, RAS Down Mode Start
(EDO Mode, RCD = 0, AnW = 0) ........................................................................ 422
Figure 13.19 (4) DRAM Burst Bus Cycle, RAS Down Mode Continuation
(EDO Mode, RCD = 0, AnW = 0) ........................................................................ 423
Figure 13.20 CAS-Before-RAS Refresh Operation ................................................................... 424
Figure 13.21 DRAM CAS-Before-RAS Refresh Cycle Timing (TRAS = 0, TRC = 1) ............ 425
Figure 13.22 DRAM Self-Refresh Cycle Timing ...................................................................... 426
Figure 13.23 Example of 32-Bit Data Width Synchronous DRAM Connection (Area 3) ......... 428
Figure 13.24 Basic Timing for Synchronous DRAM Burst Read.............................................. 431
Figure 13.25 Basic Timing for Synchronous DRAM Single Read ............................................ 433
Figure 13.26 Basic Timing for Synchronous DRAM Burst Write............................................. 434
Figure 13.27 Basic Timing for Synchronous DRAM Single Write ........................................... 436
Figure 13.28 Burst Read Timing................................................................................................ 438
Figure 13.29 Burst Read Timing (RAS Down, Same Row Address) ........................................ 439
Figure 13.30 Burst Read Timing (RAS Down, Different Row Addresses) ............................... 440
Figure 13.31 Burst Write Timing............................................................................................... 441
Figure 13.32 Burst Write Timing (Same Row Address)............................................................ 442
Figure 13.33 Burst Write Timing (Different Row Addresses)................................................... 443
Figure 13.34 Burst Read Cycle for Different Bank and Row Address Following Preceding
Burst Read Cycle .................................................................................................. 446
Figure 13.35 Auto-Refresh Operation........................................................................................ 448
Figure 13.36 Synchronous DRAM Auto-Refresh Timing ......................................................... 448
Figure 13.37 Synchronous DRAM Self-Refresh Timing........................................................... 450
Содержание SH7751 Group
Страница 2: ...Page ii of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 30: ...Page xxx of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 46: ...Page xlvi of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 54: ...Page liv of liv R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 190: ...Section 4 Caches SH7751 Group SH7751R Group Page 136 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 226: ...Section 5 Exceptions SH7751 Group SH7751R Group Page 172 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 264: ...Section 7 Instruction Set SH7751 Group SH7751R Group Page 210 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 320: ...Section 9 Power Down Modes SH7751 Group SH7751R Group Page 266 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 344: ...Section 10 Clock Oscillation Circuits SH7751 Group SH7751R Group Page 290 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 388: ...Section 12 Timer Unit TMU SH7751 Group SH7751R Group Page 334 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 800: ...Section 17 Smart Card Interface SH7751 Group SH7751R Group Page 746 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 848: ...Section 19 Interrupt Controller INTC SH7751 Group SH7751R Group Page 794 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 876: ...Section 20 User Break Controller UBC SH7751 Group SH7751R Group Page 822 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1036: ...Section 22 PCI Controller PCIC SH7751 Group SH7751R Group Page 982 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1152: ...Appendix C Mode Pin Settings SH7751 Group SH7751R Group Page 1098 of 1128 R01UH0457EJ0301 Rev 3 01 Sep 24 2013 ...
Страница 1185: ......
Страница 1186: ... SH7751 Group SH7751R Group User s Manual Hardware R01UH0457EJ0301 Previous Number REJ09B0370 0400 ...