CHAPTER 2 PIN FUNCTIONS
Preliminary User’s Manual A14874EJ3V0UM
50
Table 2-10. Pin Status in Each Operating Mode (3/3)
Pin Status
Pin Name
Reset
Note
Software
STOP Mode
Hardware
STOP Mode
HALT Mode
Standby
Test Mode
Unit Test
Mode
IDDARQ
L
L
L
L
Undefined
Operates
IDAACK
L
L
L
L
Undefined
Operates
IRRSA
L
Undefined
Undefined
Undefined
Undefined
Operates
IDRETR
L
L
L
L
Undefined
Operates
IDUNCH
Undefined
Undefined
Undefined
Undefined
Undefined
Operates
IDDRDY
L
L
L
L
Undefined
Operates
IDED31 to
IDED0
Undefined
Undefined
Undefined
Undefined
Undefined
Operates
Data
cache pins
IDES
Undefined
Undefined
Undefined
Undefined
Undefined
Operates
DBO14
H
L
L
L
Undefined
Undefined
DBO13
L
L
L
L
Undefined
Undefined
DBO12 to DBO5
Undefined
Retained
Retained
Retained
Undefined
Undefined
DBO4
L
L
L
H
Undefined
Undefined
DBO3 to DBO1
L
L
L
L
Undefined
Undefined
DBO0
L
Retained
Retained
Retained
Undefined
Undefined
RCU pins
DBB15 to DBB0
Undefined
Retained
Retained
Retained
Undefined
Undefined
EVIEN
Undefined
L
L
L
Undefined
Undefined
EVOEN
Undefined
L
L
L
Undefined
Undefined
EVINTRQ
L
Retained
Retained
Operates
Undefined
Undefined
EVINTLV6 to
EVINTLV0
Undefined
Retained
Retained
Operates
Undefined
Undefined
EVAD15 to
EVAD0
Undefined
Retained
Retained
Undefined
Undefined
Undefined
Peripheral
evaluation
chip mode
pins
EVLKRT
Undefined
Retained
Retained
Undefined
Undefined
Undefined
TBO34 to TBO0
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Operates
BUNRIOUT
L
L
L
L
H
H
TESEN
L
L
L
L
L
Operates
VPTCLK
L
L
L
L
L
Operates
PHTDIN1,
PHTDIN0
L
L
L
L
L
Operates
VPRESZ
L
H
H
H
Undefined
Undefined
PHTEST
L
L
L
L
L
Operates
TMODE1,
TMODE0
L
L
L
L
L
Operates
Test mode
pins
TBREDZ
H
H
H
H
H
Operates
Note
When a low level is input to the DCRESZ pin and an external clock is input to the VBCLK pin.
Remark
L: Low-level output
H: High-level output
Retained: Retains status immediately before
Hi-Z: High-impedance