CHAP
T
E
R 7 DM
AC
P
rel
im
inary U
s
er’
s
Manual
A
14874E
J3V
0
U
M
195
Figure 7-37. Example of Flyby Single-Step Transfer Timing (from External SRAM to External I/O Connected to NT85E500)
VMTTYP1, VMTTYP0
(Output)
VMA27 to VMA0 (Output)
VMWRITE (Output)
VMSTZ (Output)
VMWAIT (Input)
VMAHLD (Input)
VMLAST (Input)
VBDI31 to VBDI0 (Input)
VMBENZ3 to VMBENZ0
(Output)
VMCTYP2 to VMCTYP0
(Output)
VMSIZE1, VMSIZE0
(Output)
VDCSZ7 to VDCSZ0
(Output)
DI31 to DI0 (Input)
Note
RDZ (Output)
Note
A25 to A0 (Output)
Note
VMSEQ2 to VMSEQ0
(Output)
VBCLK (Input)
VBDC (Output)
DMARQn (Input)
DMACTVn (Output)
DMTCOn (Output)
WRZ3 to WRZ0 (Output)
Note
CSZ7 to CSZ0 (Output)
Note
VMLOCK (Output)
0H
2H
3H
2H
FH
FH
FFH
FFH
L
L
FH
FFH
FFH
TA
1st
2H
3H
T1
TW
T2
T3
TI
TA
T1
TW
T2
T3
TI
2nd
CPU cycle
0H
L
0H
0H
FH
7H
0H
2H
7H
0H
2H
L
FBH
FBH
FFH
IORDZ (Output)
Note
IOWRZ (Output)
Note
H
FBH
FBH
FFH
DO31 to DO0 (Output)
Note
VBDO31 to VBDO0 (Output)
L
L
VBDV (Output)
L
L
Note
These are NT85E500 signals.