CHAPTER 4 BCU
Preliminary User’s Manual A14874EJ3V0UM
117
Figure 4-18. Misalign Access Timing (2/2)
(b) Timing for access to odd addresses
(Writing the 32-bit data “12345678H” to address “200003H”)
VMTTYP1, VMTTYP0
(Output)
VMLOCK (Output)
VMA27 to VMA0 (Output)
VMSTZ (Output)
VMBENZ3 to VMBENZ0
(Output)
VMCTYP2 to VMCTYP0
(Output)
VMSEQ2 to VMSEQ0
(Output)
VMSIZE1, VMSIZE0
(Output)
VDCSZ7 to VDCSZ0
(Output)
VBCLK (Input)
(1,0)
(0,1,1,1)
(1,1)
(1,0)
(1,1)
200003H
200004H
VMWRITE (Output) H
(1,1,0,0)
(0,1,0)
(0,0,0)
VBDI31 to VBDI0
(Input)
VMWAIT (Input)
VMAHLD (Input)
VMLAST (Input)
(1,0)
(1,1)
200006H
(1,0,1,1)
Byte write
Halfword write
Byte write
(0,1)
(0,0)
(0,0)
VBDO31 to VBDO0
(Output)
78xxxxxxH
xxxx3456H
xx12xxxxH
L
Remarks 1.
O mark: Sampling timing
:
Arbitrary input level
2.
The timing seen from the NU85E when the NU85E has the bus access right is shown.