CHAP
T
E
R 5 BBR
P
rel
im
inary U
s
er's Manual
A
14874E
J3V
0
U
M
131
Figure 5-14. Read/Write Timing of Bus Slave Connected to NPB (2/4)
(b) Example of timing of halfword-data write to NPB peripheral macro (programmable peripheral I/O area)
VMTTYP1, VMTTYP0 (Output)
VMLOCK (Output)
VMA27 to VMA0 (Output)
VMWRITE (Output)
VMSTZ (Output)
VSWAIT (Output)
VSAHLD (Output)
VSLAST (Output)
VMBENZ3 to VMBENZ0 (Output)
VMCTYP2 to VMCTYP0 (Output)
VMSIZE1, VMSIZE0 (Output)
VDCSZ7 to VDCSZ0 (Output)
VDSELPZ (Output)
VPSTB (Output)
VPWRITE (Output)
VPUBENZ (Output)
VPDO15 to VPDO0 (Output)
VPA13 to VPA0 (Output)
VPRETR (Input)
VMSEQ2 to VMSEQ0 (Output)
VBCLK (Input)
L
L
3804H
2403804H
(1,0)
(1,1)
(0,0,1)
(0,0,0)
00FFH
VPDI15 to VPDI0 (Input)
VBDO31 to VBDO0 (Output)
xxxx00FFH
VBDI31 to VBDI0 (Input) L
(0,1)
FFH
L
3806H
2403806H
(1,1)
55AAH
(1,0)
xxxx55AAH
(1,1,0,0)
VMAHLD (Input) L
VMWAIT (Input)
VMLAST (Input)