CHAP
T
E
R 7 DM
AC
P
rel
im
inary U
s
er’
s
Manual
A
14874E
J3V
0
U
M
181
Figure 7-30. Example of Two-Cycle Single Transfer Timing (Between External SRAMs Connected to NT85E500)
VMTTYP1, VMTTYP0
(Output)
VMA27 to VMA0 (Output)
VMWRITE (Output)
VMSTZ (Output)
VMWAIT (Input)
VMAHLD (Input)
VMLAST (Input)
VBDI31 to VBDI0 (Input)
VMBENZ3 to VMBENZ0
(Output)
VMCTYP2 to VMCTYP0
(Output)
VMSIZE1, VMSIZE0
(Output)
VDCSZ7 to VDCSZ0
(Output)
DI31 to DI0 (Input)
Note
RDZ (Output)
Note
A25 to A0 (Output)
Note
VMSEQ2 to VMSEQ0
(Output)
VBCLK (Input)
VBDC (Output)
DMARQn (Input)
DMACTVn (Output)
DMTCOn (Output)
WRZ3 to WRZ0 (Output)
Note
CSZ7 to CSZ0 (Output)
Note
VMLOCK (Output)
0H
2H
3H
0H
2H
0H
3H
2H
3H
0H
2H
3H
0H
FH
0H
FH
0H
FH
0H
FH
0H
FH
6H
6H
6H
6H
0H
0H
0H
0H
2H
2H
2H
2H
FFH
FBH
FFH
FBH
FFH
FBH
FFH
FBH
FFH
L
L
FH
0H
0H
FH
FH
FFH
FBH
FFH
FBH
FFH
FBH
FFH
FBH
FFH
Read cycle
Write cycle
2-cycle single transfer
CPU cycle
Read cycle
Write cycle
2-cycle single transfer
DO31 to DO0 (Output)
Note
VBDO31 to VBDO0 (Output)
VBDV (Output)
Note
These are NT85E500 signals.