CHAP
T
E
R 7 DM
AC
P
rel
im
inary U
s
er’
s
Manual
A
14874E
J3V
0
U
M
185
Figure 7-32. Example of Two-Cycle Line Transfer Timing (Between External SRAMs Connected to NT85E500)
VMTTYP1, VMTTYP0
(Output)
VMA27 to VMA0 (Output)
VMWRITE (Output)
VMSTZ (Output)
VMWAIT (Input)
VMAHLD (Input)
VMLAST (Input)
VBDI31 to VBDI0 (Input)
VMBENZ3 to VMBENZ0
(Output)
VMCTYP2 to VMCTYP0
(Output)
VMSIZE1, VMSIZE0
(Output)
VDCSZ7 to VDCSZ0
(Output)
DI31 to DI0 (Input)
Note
RDZ (Output)
Note
A25 to A0 (Output)
Note
VMSEQ2 to VMSEQ0
(Output)
VBCLK (Input)
VBDC (Output)
DMARQn (Input)
DMACTVn (Output)
DMTCOn (Output)
WRZ3 to WRZ0 (Output)
Note
CSZ7 to CSZ0 (Output)
Note
VMLOCK (Output)
2H
2H
0H
0H
FH
FH
FH
L
L
FH
1st
2-cycle line transfer
0H
0H
FH
FFH
3H
2H
3H
2H
0H
3H
2H
3H
2nd
2H
0H
3H
2H
3H
3rd
0H
2H
0H
3H
2H
3H
0H
2H
0H
3H
2H
3H
0H
4th
5th
Next line transfer
0H
0H
FH
0H
0H
FH
0H
FH
0H
FH
0H
FH
0H
FH
0H
0H
FH
6H
6H
6H
6H
6H
0H
0H
0H
0H
0H
0H
2H
2H
2H
2H
2H
6H
6H
6H
0H
0H
2H
2H
6H
6H
0H
0H
2H
2H
2H
FBH
FFH
FFH
FBH
FBH
FFH
FBH
FFH
FFH
FBH
FFH
FBH
FBH
FFH
FFH
FBH
FBH
FFH
FBH
FFH
L
0H
0H
FH
0H
FH
0H
FH
0H
FH
FH
FFH
FBH
FFH
FFH
FBH
FBH
FFH
FFH
FBH
FBH
FFH
FFH
FBH
FBH
FFH
FFH
FBH
FBH
FFH
FBH
FFH
CPU cycle
VBDO31 to VBDO0 (Output)
DO31 to DO0 (Output)
Note
VBDV (Output)
Note
These are NT85E500 signals.