CHAPTER 7 DMAC
Preliminary User’s Manual A14874EJ3V0UM
188
Figure 7-34 shows an example of the timing of a 2-cycle single transfer (from RAM connected to the VDB to
SDRAM connected to the NT85E502). The settings of the registers in this figure are as follows.
[Register settings]
•
DBCn register = 0001H (2 transfers)
•
SCRn register
Note
= 2062H (CAS latency = 2,
number of wait states = 1,
address shift width = 2 bits (32-bit data bus),
low address width = 11 bits,
address multiplexed width = 10 bits)
Note
An NT85E502 register.