CHAPTER 8 INTC
Preliminary User’s Manual A14874EJ3V0UM
222
(2) Interrupt mask registers 0 to 3 (IMR0 to IMR3)
The interrupt mask registers maintain the mask status of each maskable interrupt.
The PMKn bit of this register and the PMKn bit of the PICn register are linked (n = 0 to 63).
The IMRm register can be read or written in 16-bit units (m = 0 to 3).
When using the higher 8 bits of the IMRm register as the IMRmH register, and the lower 8 bits as the IMRmL
register, the IMRm register can be read or written in 8-bit or 1-bit units.
Figure 8-9. Interrupt Mask Registers 0 to 3 (IMR0 to IMR3)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IMR0
PMK
15
PMK
14
PMK
13
PMK
12
PMK
11
PMK
10
PMK
9
PMK
8
PMK
7
PMK
6
PMK
5
PMK
4
PMK
3
PMK
2
PMK
1
PMK
0
Address
FFFFF100H
After reset
FFFFH
IMR1
PMK
31
PMK
30
PMK
29
PMK
28
PMK
27
PMK
26
PMK
25
PMK
24
PMK
23
PMK
22
PMK
21
PMK
20
PMK
19
PMK
18
PMK
17
PMK
16
Address
FFFFF102H
After reset
FFFFH
IMR2
PMK
47
PMK
46
PMK
45
PMK
44
PMK
43
PMK
42
PMK
41
PMK
40
PMK
39
PMK
38
PMK
37
PMK
36
PMK
35
PMK
34
PMK
33
PMK
32
Address
FFFFF104H
After reset
FFFFH
IMR3
PMK
63
PMK
62
PMK
61
PMK
60
PMK
59
PMK
58
PMK
57
PMK
56
PMK
55
PMK
54
PMK
53
PMK
52
PMK
51
PMK
50
PMK
49
PMK
48
Address
FFFFF106H
After reset
FFFFH