CHAPTER 7 DMAC
Preliminary User’s Manual A14874EJ3V0UM
184
Figure 7-32 shows an example of the timing of a 2-cycle line transfer (between the external SRAMs connected to
the NT85E500). The settings of the registers in this figure are as follows.
[Register settings]
•
DBCn register = 0007H (8 transfers)
•
ASC register
Note
= 0000H (No address setting wait states)
•
BCC register
Note
= 0000H (No idle states)
•
DWC0 register
Note
= 7077H (No CS2 wait states)
Note
An NT85E500 register.