CHAPTER 4 BCU
Preliminary User’s Manual A14874EJ3V0UM
113
4.9.5 Reset timing
The reset timing of when a low level is input to the IFIROME pin (the connected ROM is used as external memory
(via the VSB)) is shown below.
Caution Be sure to input the VBCLK signal continuously during the reset period (the period when
DCRESZ is low level).
Figure 4-16. Reset Timing
VMTTYP1, VMTTYP0
(Output)
VMLOCK (Output)
VMA27 to VMA0 (Output)
VMWRITE (Output)
VMSTZ (Output)
VBDI31 to VBDI0 (Input)
VMBENZ3 to VMBENZ0
(Output)
VMCTYP2 to VMCTYP0
(Output)
VMSEQ2 to VMSEQ0
(Output)
VMSIZE1, VMSIZE0
(Output)
VDCSZ7 to VDCSZ0
(Output)
VDSELPZ (Output)
(0, 0)
DCRESZ (Input)
(0, 0)
(1, 0)
L
A.0
A.1
L
(0,0,0,0)
(1,0,0)
(0,0,0)
(0,0,0)
(1, 0)
FFH
FFH
FEH
FEH
FEH
H
L
VBDO31 to VBDO0
(Output)
(1,1,1,1)
(0, 0)
(1,0)
(1, 0)
(0,0,0,0)
A.2
(1,1,1,1) (0,0,0,0)
(1,0,0)
Undefined
D.0
D.1
L
IFIROME (Input)
VBCLK (Input)
Remarks 1.
O mark: Sampling timing
A.x:
Arbitrary address output from the VMA27 to VMA0 pins
D.x:
Input data from address “A.x”
:
Arbitrary input level
2.
The timing seen from the NU85E when the NU85E has the bus access right is shown.