CHAPTER 5 BBR
Preliminary User's Manual A14874EJ3V0UM
122
Figure 5-5. BPC Register Setting Example
(a) BPC register setting
1
0
0
0
1
0
0
1
0
0
0
0
0
0
0
0
15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
BPC
Programmable peripheral I/O area:
Can be accessed
Programmable peripheral I/O area
starting address: 2400000H
(b) Memory map
[64 MB mode] [256 MB mode]
Bank 0
01FFFFFH
0200000H
0000000H
Bank 1
03FFFFFH
0400000H
Bank 2
05FFFFFH
0600000H
Bank 3
07FFFFFH
0800000H
3FFFFFFH
4000000H
7FFFFFFH
8000000H
BFFFFFFH
C000000H
F7FFFFFH
F800000H
Bank 12
F9FFFFFH
FA00000H
Bank 13
FBFFFFFH
FC00000H
Bank 14
FDFFFFFH
FE00000H
Bank 15
FFFFFFFH
Area 2
Area 3
Programmable peripheral
I/O area
2402FFFH
2400000H
Area 1
Area 0
Bank 0
01FFFFFH
0200000H
0000000H
Bank 1
03FFFFFH
0400000H
Bank 2
05FFFFFH
0600000H
Bank 3
07FFFFFH
0800000H
Bank 4
0BFFFFFH
0C00000H
Bank 5
0FFFFFFH
1000000H
Bank 6
17FFFFFH
1800000H
Bank 7
1FFFFFFH
2000000H
27FFFFFH
2800000H
Bank 9
2FFFFFFH
3000000H
33FFFFFH
3400000H
Bank 11
37FFFFFH
3800000H
Bank 12
39FFFFFH
3A00000H
Bank 13
3BFFFFFH
3C00000H
Bank 14
3DFFFFFH
3E00000H
Bank 15
3FFFFFFH
Bank 10
Programmable peripheral
I/O area
2402FFFH
2400000H
Bank 8