CHAP
T
E
R 7 DM
AC
P
rel
im
inary U
s
er’
s
Manual
A
14874E
J3V
0
U
M
189
2.
These are NT85E502 signals.
Figure 7-34. Example of Two-Cycle Single Transfer Timing (from RAM Connected to VDB to SDRAM Connected to NT85E502)
VMTTYP1, VMTTYP0
(Output)
VMA27 to VMA0 (Output)
VMWRITE (Output)
VMSTZ (Output)
VMWAIT (Input)
VMAHLD (Input)
VMLAST (Input)
VBDI31 to VBDI0 (Input)
VMBENZ3 to VMBENZ0
(Output)
VMCTYP2 to VMCTYP0
(Output)
VMSIZE1, VMSIZE0
(Output)
VDCSZ7 to VDCSZ0
(Output)
DI31 to DI0 (Input)
Note 2
SDRASZ (Output)
Note 2
A25 to A0 (Output)
Note 2
VMSEQ2 to VMSEQ0
(Output)
VBCLK (Input)
SDCLK (Output)
Note 1
DMARQn (Input)
DMACTVn (Output)
DMTCOn (Output)
SDWEZ (Output)
Note 2
CSZ7 to CSZ0 (Output)
Note 1
VMLOCK (Output)
2H
3H
0H
2H
3H
FFH
L
L
Read cycle
Write cycle
2-cycle single transfer
CPU cycle
SDCASZ (Output)
Note 2
DQM3 to DQM0 (Output)
Note 2
FH
0H
IRAMEN (Output)
0H
Read cycle
Write cycle
2-cycle single transfer
0H
FH
0H
FH
0H
FH
6H
6H
0H
0H
2H
2H
FFH
BFH
BFH
FFH
L
H
0H
FH
FFH
FFH
BFH
BFH
FFH
FH
VBDO31 to VBDO0 (Output)
DO31 to DO0 (Output)
Note 1
VBDV (Output)
L
L
VBDC (Output)
L
Notes 1.
These are NT85E500 signals.