CHAPTER 4 BCU
Preliminary User’s Manual A14874EJ3V0UM
115
Figure 4-17. Bus Master Transition Timing
VMTTYP1, VMTTYP0 (Output)
VMA27 to VMA0 (Output)
M1
M2
VBCLK (Input)
VMWAIT (Input)
VMAHLD (Input)
VMLAST (Input)
(1,0)
VAREQ (Input)
VAACK (Output)
VMLOCK (Output)
A.2
A.3
VMWRITE, VMBENZ3 to VMBENZ0,
VMCTYP2 to VMCTYP0, VMSIZE1,
VMSIZE0, VMSEQ2 to VMSEQ0,
VMSTZ, VMBSTR, VBDC (Output)
Ctrl.2
Ctrl.3
VDCSZ7 to VDCSZ0 (Output)
CS.2
CS.3
VBDO31 to VBDO0 (Output)
VMLOCK (Output)
VMTTYP1, VMTTYP0 (Output)
VDSELPZ (Output)
(1,1)
(0,0)
VMA27 to VMA0 (Output)
A.1
Ctrl.1
CS.1
VDCSZ7 to VDCSZ0 (Output)
VDSELPZ (Output)
VBDO31 to VBDO0 (Output)
<1>
<2>
<3> <4> <5> <6>
H
D.0
D.1
Bus master
D.2
M1
M2
M1
VMWAIT (Input)
VMAHLD (Input)
VMLAST (Input)
H
VMWRITE, VMBENZ3 to VMBENZ0,
VMCTYP2 to VMCTYP0, VMSIZE1,
VMSIZE0, VMSEQ2 to VMSEQ0,
VMSTZ, VMBSTR, VBDC (Output)
Remark
O mark: Sampling timing
:
Arbitrary input level